default search action
Rakesh Kumar 0002
Person information
- affiliation: University of Illinois at Urbana-Champaign, IL, USA
- affiliation (PhD 2006): University of California, San Diego, USA
- not to be confused with: Rakesh Kumar 0003
Other persons with the same name
- Rakesh Kumar — disambiguation page
- Rakesh Kumar 0001 (aka: Rakesh "Teddy" Kumar) — SRI International, Center for Vision Technologies, Princeton, NJ, USA
- Rakesh Kumar 0003 — Norwegian University of Science and Technology (NTNU), Trondheim, Norway (and 1 more)
- Rakesh Kumar 0004 — Indraprastha University, University School of Information, Communication and Technology, New Delhi, India
- Rakesh Kumar 0005 — Massachusetts Institute of Technology, Cambridge, USA
- Rakesh Kumar 0006 — Tata Institute of Fundamental Research, Centre For Applicable Mathematics, Bangalore, India (and 1 more)
- Rakesh Kumar 0007 — Microsoft Corp, Redmond, Washington, USA (and 1 more)
- Rakesh Kumar 0008 — Madan Mohan Malaviya University of Technology, Gorakhpur, India
- Rakesh Kumar 0009 — Chandigarh University, Mohali, Punjab, India
- Rakesh Kumar 0010 — Indian Institute of Technology, Banaras Hindu University, Varanasi, India
- Rakesh Kumar 0011 — Central University of Haryana, Haryana, India (and 1 more)
- Rakesh Kumar 0012 — Indian Institute of Information Technology, Allahabad, UP, India
- Rakesh Kumar 0013 — Maharishi Markandeshwar University, Mullana, India
- Rakesh Kumar 0014 — Polytechnic University, Brooklyn, NY, USA
- Rakesh Kumar 0015 — Shri Mata Vaishno Devi University, School of Mathematics, India
- Rakesh Kumar 0016 — University of Illinois Urbana-Champaign, Department of Electrical and Computer Engineering, USA
Refine list
refinements active!
zoomed in on ?? of ?? records
view refined list in
export refined list as
2020 – today
- 2024
- [j27]Nathaniel Bleier, Abigail Wezelis, Lav R. Varshney, Rakesh Kumar:
Programmable Olfactory Computing. IEEE Micro 44(4): 88-96 (2024) - [c83]Shuangliang Chen, Saptadeep Pal, Rakesh Kumar:
Waferscale Network Switches. ISCA 2024: 215-229 - 2023
- [c82]Nathaniel Bleier, Muhammad Husnain Mubarik, Suman Balaji, Francisco Rodriguez, Antony Sou, Scott White, Rakesh Kumar:
Exploiting Short Application Lifetimes for Low Cost Hardware Encryption in Flexible Electronics. DATE 2023: 1-6 - [c81]Nathaniel Bleier, Abigail Wezelis, Lav R. Varshney, Rakesh Kumar:
Programmable Olfactory Computing. ISCA 2023: 26:1-26:14 - [c80]Muhammad Husnain Mubarik, Ramakrishna Kanungo, Tobias Zirr, Rakesh Kumar:
Hardware Acceleration of Neural Graphics. ISCA 2023: 50:1-50:12 - [c79]Nathaniel Bleier, Muhammad Husnain Mubarik, Gary R. Swenson, Rakesh Kumar:
Space Microdatacenters. MICRO 2023: 900-915 - [i3]Muhammad Husnain Mubarik, Ramakrishna Kanungo, Tobias Zirr, Rakesh Kumar:
Hardware Acceleration of Neural Graphics. CoRR abs/2303.05735 (2023) - [i2]Ramakrishna Kanungo, Swamynathan Siva, Nathaniel Bleier, Muhammad Husnain Mubarik, Lav R. Varshney, Rakesh Kumar:
Understanding Interactions Between Chip Architecture and Uncertainties in Semiconductor Supply and Demand. CoRR abs/2305.11059 (2023) - 2022
- [c78]Nathaniel Bleier, Muhammad Husnain Mubarik, Srijan Chakraborty, Shreyas Kishore, Rakesh Kumar:
Rethinking programmable wearable processors. ISCA 2022: 454-467 - [c77]Nathaniel Bleier, Calvin Lee, Francisco Rodriguez, Antony Sou, Scott White, Rakesh Kumar:
FlexiCores: low footprint, high yield, field reprogrammable flexible microprocessors. ISCA 2022: 831-846 - 2021
- [j26]Rakesh Kumar:
When Tiny Goes Big: A Computer Architect's View of the Emerging Internet of Tiny Things. GetMobile Mob. Comput. Commun. 25(3): 12-17 (2021) - [j25]Matthew Tomei, Shomit Das, Mohammad Seyedzadeh, Philip Bedoukian, Bradford M. Beckmann, Rakesh Kumar, David A. Wood:
Byte-Select Compression. ACM Trans. Archit. Code Optim. 18(4): 49:1-49:27 (2021) - [c76]Nathaniel Bleier, John Sartori, Rakesh Kumar:
Property-driven Automatic Generation of Reduced-ISA Hardware. DAC 2021: 349-354 - [c75]Saptadeep Pal, Jingyang Liu, Irina Alam, Nicholas Cebry, Haris Suhail, Shi Bu, Subramanian S. Iyer, Sudhakar Pamarti, Rakesh Kumar, Puneet Gupta:
Designing a 2048-Chiplet, 14336-Core Waferscale Processor. DAC 2021: 1183-1188 - [c74]Dennis D. Weller, Nathaniel Bleier, Michael Hefenbrock, Jasmin Aghassi-Hagmann, Michael Beigl, Rakesh Kumar, Mehdi B. Tahoori:
Printed Stochastic Computing Neural Networks. DATE 2021: 914-919 - 2020
- [j24]Saptadeep Pal, Daniel Petrisko, Rakesh Kumar, Puneet Gupta:
Design Space Exploration for Chiplet-Assembly-Based Processors. IEEE Trans. Very Large Scale Integr. Syst. 28(4): 1062-1073 (2020) - [c73]Adam Auten, Matthew Tomei, Rakesh Kumar:
Hardware Acceleration of Graph Neural Networks. DAC 2020: 1-6 - [c72]Nathaniel Bleier, Muhammad Husnain Mubarik, Farhan Rasheed, Jasmin Aghassi-Hagmann, Mehdi B. Tahoori, Rakesh Kumar:
Printed Microprocessors. ISCA 2020: 213-226 - [c71]Muhammad Husnain Mubarik, Dennis D. Weller, Nathaniel Bleier, Matthew Tomei, Jasmin Aghassi-Hagmann, Mehdi B. Tahoori, Rakesh Kumar:
Printed Machine Learning Classifiers. MICRO 2020: 73-87
2010 – 2019
- 2019
- [c70]Saptadeep Pal, Daniel Petrisko, Matthew Tomei, Puneet Gupta, Subramanian S. Iyer, Rakesh Kumar:
Architecting Waferscale Processors - A GPU Case Study. HPCA 2019: 250-263 - [c69]Matthew Tomei, Alexander G. Schwing, Satish Narayanasamy, Rakesh Kumar:
Sensor Training Data Reduction for Autonomous Vehicles. HotEdgeVideo@MobiCom 2019: 45-50 - [c68]David M. Nicol, Rakesh Kumar:
SDN Resiliency to Controller Failure in Mobile Contexts. WSC 2019: 2831-2842 - 2018
- [j23]Hari Cherupalli, Henry Duwe, Weidong Ye, Rakesh Kumar, John Sartori:
Bespoke Processors for Applications with Ultra-Low Area and Power Constraints. IEEE Micro 38(3): 32-39 (2018) - [j22]Jereme Lamps, Vignesh Babu, David M. Nicol, Vladimir Adam, Rakesh Kumar:
Temporal Integration of Emulation and Network Simulators on Linux Multiprocessors. ACM Trans. Model. Comput. Simul. 28(1): 1:1-1:25 (2018) - [c67]Saptadeep Pal, Daniel Petrisko, Adeel Ahmad Bajwa, Puneet Gupta, Subramanian S. Iyer, Rakesh Kumar:
A Case for Packageless Processors. HPCA 2018: 466-479 - [c66]Rakesh Kumar, Vignesh Babu, David M. Nicol:
Network Coding for Critical Infrastructure Networks. ICNP 2018: 436-437 - [c65]Woo-Seok Choi, Matthew Tomei, Jose Rodrigo Sanchez Vicarte, Pavan Kumar Hanumolu, Rakesh Kumar:
Guaranteeing Local Differential Privacy on Ultra-Low-Power Systems. ISCA 2018: 561-574 - [i1]Rakesh Kumar, Vignesh Babu, David M. Nicol:
Network Coding for Critical Infrastructure Networks. CoRR abs/1809.09487 (2018) - 2017
- [j21]Hari Cherupalli, Henry Duwe, Weidong Ye, Rakesh Kumar, John Sartori:
Determining Application-Specific Peak Power and Energy Requirements for Ultra-Low-Power Processors. ACM Trans. Comput. Syst. 35(3): 9:1-9:33 (2017) - [c64]Hari Cherupalli, Henry Duwe, Weidong Ye, Rakesh Kumar, John Sartori:
Determining Application-specific Peak Power and Energy Requirements for Ultra-low Power Processors. ASPLOS 2017: 3-16 - [c63]Hari Cherupalli, Henry Duwe, Weidong Ye, Rakesh Kumar, John Sartori:
Enabling Effective Module-Oblivious Power Gating for Embedded Processors. HPCA 2017: 157-168 - [c62]Xun Jian, Pavan Kumar Hanumolu, Rakesh Kumar:
Understanding and Optimizing Power Consumption in Memory Networks. HPCA 2017: 229-240 - [c61]Hari Cherupalli, Henry Duwe, Weidong Ye, Rakesh Kumar, John Sartori:
Bespoke Processors for Applications with Ultra-low Area and Power Constraints. ISCA 2017: 41-54 - [c60]Hari Cherupalli, Henry Duwe, Weidong Ye, Rakesh Kumar, John Sartori:
Software-based gate-level information flow security for IoT systems. MICRO 2017: 328-340 - [c59]Vignesh Babu, Rakesh Kumar, Hoang Hai Nguyen, David M. Nicol, Kartik Palani, Elizabeth Reed:
Melody: Synthesized datasets for evaluating intrusion detection systems for the smart grid. WSC 2017: 1061-1072 - 2016
- [c58]Matthew Vilim, Henry Duwe, Rakesh Kumar:
Approximate bitcoin mining. DAC 2016: 97:1-97:6 - [c57]Frederic Sala, Henry Duwe, Lara Dolecek, Rakesh Kumar:
A Unified Framework for Error Correction in On-chip Memories. DSN Workshops 2016: 268-274 - [c56]Xun Jian, Vilas Sridharan, Rakesh Kumar:
Parity Helix: Efficient protection for single-dimensional faults in multi-dimensional memory systems. HPCA 2016: 555-567 - [c55]Henry Duwe, Xun Jian, Daniel Petrisko, Rakesh Kumar:
Rescuing Uncorrectable Fault Patterns in On-Chip Memories through Error Pattern Transformation. ISCA 2016: 634-644 - [c54]Hari Cherupalli, Rakesh Kumar, John Sartori:
Exploiting Dynamic Timing Slack for Energy Efficiency in Ultra-Low-Power Embedded Systems. ISCA 2016: 671-681 - [c53]Matthew Tomei, Henry Duwe, Nam Sung Kim, Rakesh Kumar:
Bit Serializing a Microprocessor for Ultra-low-power. ISLPED 2016: 200-205 - [c52]David M. Nicol, Rakesh Kumar:
Efficient Monte Carlo Evaluation of SDN Resiliency. SIGSIM-PADS 2016: 143-152 - [c51]Rakesh Kumar, David M. Nicol:
Validating resiliency in Software Defined Networks for smart grids. SmartGridComm 2016: 441-446 - 2015
- [j20]Lucas Francisco Wanner, Liangzhen Lai, Abbas Rahimi, Mark Gottscho, Pietro Mercati, Chu-Hsiang Huang, Frederic Sala, Yuvraj Agarwal, Lara Dolecek, Nikil D. Dutt, Puneet Gupta, Rajesh K. Gupta, Ranjit Jhala, Rakesh Kumar, Sorin Lerner, Subhasish Mitra, Alexandru Nicolau, Tajana Simunic Rosing, Mani B. Srivastava, Steven Swanson, Dennis Sylvester, Yuanyuan Zhou:
NSF expedition on variability-aware software: Recent results and contributions. it Inf. Technol. 57(3): 181-198 (2015) - [c50]Henry Duwe, Xun Jian, Rakesh Kumar:
Correction prediction: Reducing error correction latency for on-chip memories. HPCA 2015: 463-475 - 2014
- [j19]Jason Cong, Henry Duwe, Rakesh Kumar, Sen Li:
Better-Than-Worst-Case Design: Progress and Opportunities. J. Comput. Sci. Technol. 29(4): 656-663 (2014) - [c49]John Sartori, Rakesh Kumar:
Software canaries: software-based path delay fault testing for variation-aware energy-efficient design. ISLPED 2014: 159-164 - [c48]Xun Jian, Rakesh Kumar:
ECC Parity: A Technique for Efficient Memory Error Resilience for Multi-Channel Memory Systems. SC 2014: 1035-1046 - 2013
- [j18]Xun Jian, John Sartori, Henry Duwe, Rakesh Kumar:
High Performance, Energy Efficient Chipkill Correct Memory with Multidimensional Parity. IEEE Comput. Archit. Lett. 12(2): 39-42 (2013) - [j17]Puneet Gupta, Yuvraj Agarwal, Lara Dolecek, Nikil D. Dutt, Rajesh K. Gupta, Rakesh Kumar, Subhasish Mitra, Alexandru Nicolau, Tajana Simunic Rosing, Mani B. Srivastava, Steven Swanson, Dennis Sylvester:
Underdesigned and Opportunistic Computing in Presence of Hardware Variability. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 32(1): 8-23 (2013) - [j16]John Sartori, Rakesh Kumar:
Exploiting Timing Error Resilience in Processor Architecture. ACM Trans. Embed. Comput. Syst. 12(2s): 89:1-89:25 (2013) - [j15]John Sartori, Rakesh Kumar:
Branch and Data Herding: Reducing Control and Memory Divergence for Error-Tolerant GPU Applications. IEEE Trans. Multim. 15(2): 279-290 (2013) - [j14]Andrew B. Kahng, Seokhyeong Kang, Rakesh Kumar, John Sartori:
Enhancing the Efficiency of Energy-Constrained DVFS Designs. IEEE Trans. Very Large Scale Integr. Syst. 21(10): 1769-1782 (2013) - [c47]Biplab Deka, Alex A. Birklykke, Henry Duwe, Vikash K. Mansinghka, Rakesh Kumar:
Markov chain algorithms: A template for building future robust low power systems. ACSSC 2013: 118-125 - [c46]Joseph Sloan, Rakesh Kumar, Greg Bronevetsky:
An algorithmic approach to error localization and partial recomputation for low-overhead fault tolerance. DSN 2013: 1-12 - [c45]Xun Jian, Rakesh Kumar:
Adaptive Reliability Chipkill Correct (ARCC). HPCA 2013: 270-281 - [c44]Rong Ye, Ting Wang, Feng Yuan, Rakesh Kumar, Qiang Xu:
On reconfiguration-oriented approximate adder design and its application. ICCAD 2013: 48-54 - [c43]Wei-Ting Jonas Chan, Andrew B. Kahng, Seokhyeong Kang, Rakesh Kumar, John Sartori:
Statistical analysis and modeling for error composition in approximate computation circuits. ICCD 2013: 47-53 - [c42]Xun Jian, Nathan DeBardeleben, Sean Blanchard, Vilas Sridharan, Rakesh Kumar:
Analyzing Reliability of Memory Sub-systems with Double-Chipkill Detect/Correct. PRDC 2013: 88-97 - [c41]Xun Jian, Henry Duwe, John Sartori, Vilas Sridharan, Rakesh Kumar:
Low-power, low-storage-overhead chipkill correct via multi-line error correction. SC 2013: 24:1-24:12 - 2012
- [j13]Andrew B. Kahng, Seokhyeong Kang, Rakesh Kumar, John Sartori:
Recovery-Driven Design: Exploiting Error Resilience in Design of Energy-Efficient Processors. IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. 31(3): 404-417 (2012) - [c40]John Sartori, Rakesh Kumar:
Branch and data herding: reducing control and memory divergence for error-tolerant GPU applications. PACT 2012: 427-428 - [c39]Joseph Sloan, John Sartori, Rakesh Kumar:
On software design for stochastic processors. DAC 2012: 918-923 - [c38]John Sartori, Rakesh Kumar:
Compiling for energy efficiency on timing speculative processors. DAC 2012: 1301-1308 - [c37]Joseph Sloan, Rakesh Kumar, Greg Bronevetsky:
Algorithmic approaches to low overhead fault detection for sparse linear algebra. DSN 2012: 1-12 - [c36]John Sartori, Ben Ahrens, Rakesh Kumar:
Power balanced pipelines. HPCA 2012: 261-272 - [c35]Yuxi Liu, Rong Ye, Feng Yuan, Rakesh Kumar, Qiang Xu:
On logic synthesis for timing speculation. ICCAD 2012: 591-596 - 2011
- [j12]John Sartori, Rakesh Kumar:
Stochastic Computing. Found. Trends Electron. Des. Autom. 5(3): 153-210 (2011) - [j11]Junli Gu, Yihe Sun, Steven S. Lumetta, Rakesh Kumar:
MOPED: Accelerating Data Communication on Future CMPs. IEEE Micro 31(4): 42-50 (2011) - [c34]John Sartori, Rakesh Kumar:
Architecting processors to allow voltage/reliability tradeoffs. CASES 2011: 115-124 - [c33]John Sartori, Joseph Sloan, Rakesh Kumar:
Stochastic computing: embracing errors in architectureand design of processors and applications. CASES 2011: 135-144 - [c32]Tuck-Boon Chan, John Sartori, Puneet Gupta, Rakesh Kumar:
On the efficacy of NBTI mitigation techniques. DATE 2011: 932-937 - [c31]Junli Gu, Steven S. Lumetta, Rakesh Kumar, Yihe Sun:
MOPED: Orchestrating interprocess message data on CMPs. HPCA 2011: 111-120 - [c30]David Kesler, Biplab Deka, Rakesh Kumar:
A hardware acceleration technique for gradient descent and conjugate gradient. SASP 2011: 94-101 - [p1]Rakesh Kumar, Timothy G. Mattson, Gilles Pokam, Rob F. Van der Wijngaart:
The Case for Message Passing on Many-Core Chips. Multiprocessor System-on-Chip 2011: 115-123 - 2010
- [j10]Shoaib Akram, Alexandros Papakonstantinou, Rakesh Kumar, Deming Chen:
A Workload-Adaptive and Reconfigurable Bus Architecture for Multicore Processors. Int. J. Reconfigurable Comput. 2010: 205852:1-205852:22 (2010) - [c29]Andrew B. Kahng, Seokhyeong Kang, Rakesh Kumar, John Sartori:
Slack redistribution for graceful degradation under voltage overscaling. ASP-DAC 2010: 825-831 - [c28]Andrew B. Kahng, Seokhyeong Kang, Rakesh Kumar, John Sartori:
Recovery-driven design: a power minimization methodology for error-tolerant processor modules. DAC 2010: 825-830 - [c27]Naresh R. Shanbhag, Rami A. Abdallah, Rakesh Kumar, Douglas L. Jones:
Stochastic computation. DAC 2010: 859-864 - [c26]Sriram Narayanan, John Sartori, Rakesh Kumar, Douglas L. Jones:
Scalable stochastic processors. DATE 2010: 335-338 - [c25]Joseph Sloan, David Kesler, Rakesh Kumar, Ali Rahimi:
A numerical optimization-based methodology for application robustification: Transforming applications for error tolerance. DSN 2010: 161-170 - [c24]John Sartori, Rakesh Kumar:
Overscaling-friendly timing speculation architectures. ACM Great Lakes Symposium on VLSI 2010: 209-214 - [c23]John Sartori, Rakesh Kumar:
Low-Overhead, High-Speed Multi-core Barrier Synchronization. HiPEAC 2010: 18-34 - [c22]Andrew B. Kahng, Seokhyeong Kang, Rakesh Kumar, John Sartori:
Designing a processor from the ground up to allow voltage/reliability tradeoffs. HPCA 2010: 1-11 - [c21]Nicolas Zea, John Sartori, Ben Ahrens, Rakesh Kumar:
Optimal power/performance pipelining for error resilient processors. ICCD 2010: 356-363 - [c20]Junli Gu, Rakesh Kumar, Steven S. Lumetta, Yihe Sun:
Accelerating data movement on future chip multi-processors. IFMT 2010: 3:1-3:12 - [c19]John Sartori, Aashish Pant, Rakesh Kumar, Puneet Gupta:
Variation-aware speed binning of multi-core processors. ISQED 2010: 307-314
2000 – 2009
- 2009
- [j9]Norman P. Jouppi, Rakesh Kumar, Dean M. Tullsen:
Introduction to the special issue on the 2008 workshop on design, analysis, and simulation of chip multiprocessors (dasCMP'08). SIGARCH Comput. Archit. News 37(2): 1 (2009) - [c18]Joseph Sloan, Rakesh Kumar:
Towards scalable reliability frameworks for error prone CMPs. CASES 2009: 261-270 - [c17]John Sartori, Rakesh Kumar:
Distributed peak power management for many-core architectures. DATE 2009: 1556-1559 - [c16]John Sartori, Rakesh Kumar:
Three scalable approaches to improving many-core throughput for a given peak power budget. HiPC 2009: 89-98 - [c15]Abhijit Chatterjee, Jacob A. Abraham, Adit D. Singh, Elie Maricau, Rakesh Kumar, Christos A. Papachristou:
Panel: Realistic low power design: Let errors occur and correct them later or mitigate errors via design guardbanding and process control?. IOLTS 2009: 129 - [c14]Vasileios Kontorinis, Amirali Shayan, Dean M. Tullsen, Rakesh Kumar:
Reducing peak power with a table-driven adaptive processor core. MICRO 2009: 189-200 - [c13]Shoaib Akram, Rakesh Kumar, Deming Chen:
Workload adaptive shared memory multicore processors with reconfigurable interconnects. SASP 2009: 7-14 - 2008
- [j8]Norman P. Jouppi, Rakesh Kumar, Dean M. Tullsen:
Introduction to the special issue on the 2007 workshop on design, analysis, and simulation of chip multiprocessors (dasCMP'07). SIGARCH Comput. Archit. News 36(2): 1 (2008) - [j7]Nicolas Zea, John Sartori, Rakesh Kumar:
Servo: a programming model for many-core computing. SIGARCH Comput. Archit. News 36(2): 28-37 (2008) - 2007
- [j6]Rakesh Kumar, Dean M. Tullsen:
The architecture of Efficient Multi-Core Processors: A Holistic Approach. Adv. Comput. 69: 1-87 (2007) - [j5]Dean M. Tullsen, Rakesh Kumar, Norman P. Jouppi:
Introduction to the special issue on the 2006 workshop on design, analysis, and simulation of chip multiprocessors: (dasCMP'06). SIGARCH Comput. Archit. News 35(1): 2 (2007) - [c12]Jeffery A. Brown, Rakesh Kumar, Dean M. Tullsen:
Proximity-aware directory-based coherence for multi-core processor architectures. SPAA 2007: 126-134 - 2006
- [b1]Rakesh Kumar:
Holistic design for multi-core architectures. University of California, San Diego, USA, 2006 - [c11]Rakesh Kumar, Dean M. Tullsen, Norman P. Jouppi:
Core architecture optimization for heterogeneous chip multiprocessors. PACT 2006: 23-32 - [c10]David Sheldon, Rakesh Kumar, Roman L. Lysecky, Frank Vahid, Dean M. Tullsen:
Application-specific customization of parameterized FPGA soft-core processors. ICCAD 2006: 261-268 - [c9]David Sheldon, Rakesh Kumar, Frank Vahid, Dean M. Tullsen, Roman L. Lysecky:
Conjoining soft-core FPGA processors. ICCAD 2006: 694-701 - [c8]Matthew De Vuyst, Rakesh Kumar, Dean M. Tullsen:
Exploiting unbalanced thread scheduling for energy and performance on a CMP of SMT processors. IPDPS 2006 - 2005
- [j4]Yiannakis Sazeides, Rakesh Kumar, Dean M. Tullsen, Theofanis Constantinou:
The Danger of Interval-Based Power Efficiency Metrics: When Worst Is Best. IEEE Comput. Archit. Lett. 4(1): 1 (2005) - [j3]Rakesh Kumar, Dean M. Tullsen, Norman P. Jouppi, Parthasarathy Ranganathan:
Heterogeneous Chip Multiprocessors. Computer 38(11): 32-38 (2005) - [j2]Norman P. Jouppi, Rakesh Kumar, Dean M. Tullsen:
Introduction to the special issue on the 2005 workshop on design, analysis, and simulation of chip multiprocessors (dasCMP'05). SIGARCH Comput. Archit. News 33(4): 4 (2005) - [c7]Rakesh Kumar, Victor V. Zyuban, Dean M. Tullsen:
Interconnections in Multi-Core Architectures: Understanding Mechanisms, Overheads and Scaling. ISCA 2005: 408-419 - 2004
- [c6]Rakesh Kumar, Dean M. Tullsen, Parthasarathy Ranganathan, Norman P. Jouppi, Keith I. Farkas:
Single-ISA Heterogeneous Multi-Core Architectures for Multithreaded Workload Performance. ISCA 2004: 64-75 - [c5]Eric Tune, Rakesh Kumar, Dean M. Tullsen, Brad Calder:
Balanced Multithreading: Increasing Throughput via a Low Cost Multithreading Hierarchy. MICRO 2004: 183-194 - [c4]Rakesh Kumar, Norman P. Jouppi, Dean M. Tullsen:
Conjoined-Core Chip Multiprocessing. MICRO 2004: 195-206 - 2003
- [j1]Rakesh Kumar, Keith I. Farkas, Norman P. Jouppi, Parthasarathy Ranganathan, Dean M. Tullsen:
Processor Power Reduction Via Single-ISA Heterogeneous Multi-Core Architectures. IEEE Comput. Archit. Lett. 2 (2003) - [c3]Rakesh Kumar, Keith I. Farkas, Norman P. Jouppi, Parthasarathy Ranganathan, Dean M. Tullsen:
Single-ISA Heterogeneous Multi-Core Architectures: The Potential for Processor Power Reduction. MICRO 2003: 81-92 - 2002
- [c2]Rakesh Kumar, Tusar Kanti Patra, Anupam Basu:
Software Energy Optimization of Real Time Preemptive Tasks by Minimizing Cache-Related Preemption Costs. ISHPC 2002: 321-328 - [c1]Rakesh Kumar, Dean M. Tullsen:
Compiling for instruction cache performance on a multithreaded architecture. MICRO 2002: 419-429
Coauthor Index
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.
Unpaywalled article links
Add open access links from to the list of external document links (if available).
Privacy notice: By enabling the option above, your browser will contact the API of unpaywall.org to load hyperlinks to open access articles. Although we do not have any reason to believe that your call will be tracked, we do not have any control over how the remote server uses your data. So please proceed with care and consider checking the Unpaywall privacy policy.
Archived links via Wayback Machine
For web page which are no longer available, try to retrieve content from the of the Internet Archive (if available).
Privacy notice: By enabling the option above, your browser will contact the API of archive.org to check for archived content of web pages that are no longer available. Although we do not have any reason to believe that your call will be tracked, we do not have any control over how the remote server uses your data. So please proceed with care and consider checking the Internet Archive privacy policy.
Reference lists
Add a list of references from , , and to record detail pages.
load references from crossref.org and opencitations.net
Privacy notice: By enabling the option above, your browser will contact the APIs of crossref.org, opencitations.net, and semanticscholar.org to load article reference information. Although we do not have any reason to believe that your call will be tracked, we do not have any control over how the remote server uses your data. So please proceed with care and consider checking the Crossref privacy policy and the OpenCitations privacy policy, as well as the AI2 Privacy Policy covering Semantic Scholar.
Citation data
Add a list of citing articles from and to record detail pages.
load citations from opencitations.net
Privacy notice: By enabling the option above, your browser will contact the API of opencitations.net and semanticscholar.org to load citation information. Although we do not have any reason to believe that your call will be tracked, we do not have any control over how the remote server uses your data. So please proceed with care and consider checking the OpenCitations privacy policy as well as the AI2 Privacy Policy covering Semantic Scholar.
OpenAlex data
Load additional information about publications from .
Privacy notice: By enabling the option above, your browser will contact the API of openalex.org to load additional information. Although we do not have any reason to believe that your call will be tracked, we do not have any control over how the remote server uses your data. So please proceed with care and consider checking the information given by OpenAlex.
last updated on 2025-01-28 23:36 CET by the dblp team
all metadata released as open data under CC0 1.0 license
see also: Terms of Use | Privacy Policy | Imprint