default search action
SIGARCH Computer Architecture News, Volume 39
Volume 39, Number 1, March 2011
- Rajiv Gupta, Todd C. Mowry:
Proceedings of the 16th International Conference on Architectural Support for Programming Languages and Operating Systems, ASPLOS 2011, Newport Beach, CA, USA, March 5-11, 2011. ACM 2011, ISBN 978-1-4503-0266-1 [contents]
Volume 39, Number 2, May 2011
- Nathan L. Binkert, Bradford M. Beckmann, Gabriel Black, Steven K. Reinhardt, Ali G. Saidi, Arkaprava Basu, Joel Hestness, Derek Hower, Tushar Krishna, Somayeh Sardashti, Rathijit Sen, Korey Sewell, Muhammad Shoaib Bin Altaf, Nilay Vaish, Mark D. Hill, David A. Wood:
The gem5 simulator. 1-7 - Alexander Thomasian:
Survey and analysis of disk scheduling methods. 8-25 - Thimmarayaswamy K, Mary M. Dsouza, G. Varaprasad:
Low power techniques for an android based phone. 26-35
- Mark Thorson:
Internet nuggets. 36-52
Volume 39, Number 3, June 2011
- David A. Ferrucci:
IBM's Watson/DeepQA. - Ravi Kannan:
Algorithms: Recent Highlights and Challenges. - Luiz André Barroso:
Warehouse-Scale Computing: Entering the Teenage Decade. - Ravi R. Iyer, Qing Yang, Antonio González:
38th International Symposium on Computer Architecture (ISCA 2011), June 4-8, 2011, San Jose, CA, USA. ACM 2011, ISBN 978-1-4503-0472-6 [contents]
Volume 39, Number 4, September 2011
- Miriam Leeser, Devon Yablonski, Dana H. Brooks, Laurie A. Smith King:
The challenges of writing portable, correct and high performance libraries for GPUs. 2-7 - Kuen Hung Tsoi, Wayne Luk:
Power profiling and optimization for heterogeneous multi-core systems. 8-13
- Serban Georgescu, Peter Chow:
GPU accelerated CAE using open solvers and the cloud. 14-19 - Junying Chen, Billy Y. S. Yiu, Brandon Kyle Hamilton, Alfred C. H. Yu, Hayden Kwok-Hay So:
Design space exploration of adaptive beamforming acceleration for bedside and portable medical ultrasound imaging. 20-25 - Keisuke Dohi, Yuichiro Shibata, Kiyoshi Oguri, Takafumi Fujimoto:
GPU implementation and optimization of electromagnetic simulation using the FDTD method for antenna designing. 26-31
- Tomoyuki Nagatsuka, Yoshito Sakaguchi, Takayuki Matsumura, Kenji Kise:
CoreSymphony: an efficient reconfigurable multi-core architecture. 32-37 - Shinya Takamaeda-Yamazaki, Ryosuke Sasakawa, Yoshito Sakaguchi, Kenji Kise:
An FPGA-based scalable simulation accelerator for tile architectures. 38-43
- Kentaro Sano, Satoru Yamamoto, Yoshiaki Hatsuda:
Domain-specific programmable design of scalable streaming-array for power-efficient stencil computation. 44-49 - Takayuki Akamine, Kenta Inakagata, Yasunori Osana, Naoyuki Fujita, Hideharu Amano:
An implementation of out-of-order execution system for acceleration of computational fluid dynamics on FPGAs. 50-55 - Haisheng Liu, Smaïl Niar, Yassin Elhillali, Atika Rivenq:
Embedded architecture with hardware accelerator for target recognition in driver assistance system. 56-59
- Oliver Pell, Oskar Mencer:
Surviving the end of frequency scaling with reconfigurable dataflow computing. 60-65 - Ana Balevic, Bart Kienhuis:
KPN2GPU: an approach for discovery and exploitation of fine-grain data parallelism in process networks. 66-71
- Amila Akagic, Hideharu Amano:
High speed CRC with 64-bit generator polynomial on an FPGA. 72-77 - Shufan Yang, T. Martin McGinnity:
A biologically plausible real-time spiking neuron simulation environment based on a multiple-FPGA platform. 78-81 - Hiroomi Sawada, Morihiro Kuga, Motoki Amagasaki, Masahiro Iida, Toshinori Sueyoshi:
Parallelization of the channel width search for FPGA routing. 82-85
- Shoji Tanabe, Takuya Nagashima, Yoshiki Yamaguchi:
A study of an FPGA based flexible SIMD processor. 86-89 - Antoine Trouvé, Kazuaki J. Murakami:
Augmenting DR-ASIP flexibility through multi-mode custom instructions. 90-93 - Shinya Kubota, Minoru Watanabe:
A MEMS writer system embedded for a programmable optically reconfigurable gate array. 94-97
- Jan Fousek, Jiri Filipovic, Matus Madzin:
Automatic fusions of CUDA-GPU kernels for parallel map. 98-99 - Kohei Matsunobu, Keisuke Dohi, Yuichiro Shibata, Kiyoshi Oguri:
A discussion on calculating eigenvalues of real symmetric tridiagonal matrices on a GPU. 100-101 - Dominik Meyer, Bernd Klauer:
Multicore reconfiguration platform an alternative to RAMPSoC. 102-103 - Robin Bonamy, Daniel Chillet, Olivier Sentieys, Sébastien Bilavarn:
Parallelism Level Impact on Energy Consumption in Reconfigurable Devices. 104-105 - Michael Opoku Agyeman, Ali Ahmadinia:
Power and area optimisation in heterogeneous 3D networks-on-chip architectures. 106-107
- Mark Thorson:
Internet nuggets. 108-117
Volume 39, Number 5, December 2011
- Malay Das, Amitabha Sinha, Nishant Kumar Giri:
High speed residue number system (RNS) based FIR filter using distributed arithmetic (DA). 1-4 - Anindita Chakraborty, Amitabha Sinha:
Conversion of binary to single-term triple base numbers for DSP applications. 5-11 - Satrughna Singha, Aniruddha Ghosh, Amitabha Sinha:
A new architecture for FPGA based implementation of conversion of binary to double base number system (DBNS) using parallel search technique. 12-18
- Mark Thorson:
Internet nuggets. 19-23
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.