


default search action
"A Power-Efficient 0.5668 TOPS/W Digital Logic Accelerator Implemented ..."
Chua-Chin Wang et al. (2025)
- Chua-Chin Wang
, Shih-Heng Luo, Hsin-Che Wu
, Ralph Gerard B. Sangalang
, Chewnpu Jou, Harry Hsia, Lan-Chou Cho:
A Power-Efficient 0.5668 TOPS/W Digital Logic Accelerator Implemented Using 40-nm CMOS Process for Underwater Object Recognition Usage. IEEE Access 13: 28123-28134 (2025)

manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.