![](https://dblp.uni-trier.de./img/logo.320x120.png)
![search dblp search dblp](https://dblp.uni-trier.de./img/search.dark.16x16.png)
![search dblp](https://dblp.uni-trier.de./img/search.dark.16x16.png)
default search action
"A Fast Settling 4.7-5 GHz Fractional-N Digital Phase Locked Loop."
Pallavi Paliwal et al. (2016)
- Pallavi Paliwal
, Jaydip Fadadu, Anil Chawda, Shalabh Gupta
:
A Fast Settling 4.7-5 GHz Fractional-N Digital Phase Locked Loop. VLSID 2016: 553-554
![](https://dblp.uni-trier.de./img/cog.dark.24x24.png)
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.