default search action
"A 50.8-53-GHz Clock Generator Using a Harmonic-Locked PD in 0.13- mum CMOS."
Chihun Lee et al. (2008)
- Chihun Lee, Lan-Chou Cho, Jia-Hao Wu, Shen-Iuan Liu:
A 50.8-53-GHz Clock Generator Using a Harmonic-Locked PD in 0.13- mum CMOS. IEEE Trans. Circuits Syst. II Express Briefs 55-II(5): 404-408 (2008)
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.