default search action
"A ±3.07% frequency variation clock generator implemented using HV ..."
Chua-Chin Wang et al. (2015)
- Chua-Chin Wang, Deng-Shian Wang, Tzu-Chiao Sung, Yi-Jie Hsieh, Tzung-Je Lee:
A ±3.07% frequency variation clock generator implemented using HV CMOS process. Microelectron. J. 46(4): 285-290 (2015)
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.