default search action
"An all-digital PLL for frequency multiplication by 4 to 1022 with ..."
Takamoto Watanabe, Shigenori Yamauchi (2003)
- Takamoto Watanabe, Shigenori Yamauchi:
An all-digital PLL for frequency multiplication by 4 to 1022 with seven-cycle lock time. IEEE J. Solid State Circuits 38(2): 198-204 (2003)
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.