default search action
"A 12.5-Gb/s Parallel Phase Detection Clock and Data Recovery Circuit in ..."
Yusuke Ohtomo, Kazuyoshi Nishimura, Masafumi Nogawa (2006)
- Yusuke Ohtomo, Kazuyoshi Nishimura, Masafumi Nogawa:
A 12.5-Gb/s Parallel Phase Detection Clock and Data Recovery Circuit in 0.13-$muhbox m$CMOS. IEEE J. Solid State Circuits 41(9): 2052-2057 (2006)
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.