default search action
Rama Sangireddy
Person information
Refine list
refinements active!
zoomed in on ?? of ?? records
view refined list in
export refined list as
2010 – 2019
- 2010
- [c15]Mangesh K. Kunchamwar, Durga P. Prasad, Pawan Hegde, Poras T. Balsara, Rama Sangireddy:
Application Specific Instruction Accelerator for Multistandard Viterbi and Turbo Decoding. ICPP Workshops 2010: 34-43
2000 – 2009
- 2009
- [j10]Hui Wang, Rama Sangireddy, Sandeep Baldawa:
Optimizing Instruction Scheduling through Combined In-Order and O-O-O Execution in SMT Processors. IEEE Trans. Parallel Distributed Syst. 20(3): 389-403 (2009) - 2008
- [j9]Hui Wang, Rama Sangireddy:
Streamlining long latency instructions for seamlessly combined out-of-order and in-order execution. Microprocess. Microsystems 32(7): 375-385 (2008) - [j8]Rama Sangireddy, Jatan P. Shah:
Operand-Load-Based Split Pipeline Architecture for High Clock Rate and Commensurable IPC. IEEE Trans. Parallel Distributed Syst. 19(4): 529-544 (2008) - [c14]Terrell R. Bennett, Rama Sangireddy:
An Optimal Multi-Functional Unit Dynamic Instruction Selection Logic at Submicron Technologies. VLSI Design 2008: 267-272 - [c13]Hui Wang, Sandeep Baldawa, Rama Sangireddy:
Dynamic Error Detection for Dependable Cache Coherency in Multicore Architectures. VLSI Design 2008: 279-285 - 2007
- [j7]Rama Sangireddy, Prabhu Rajamani:
Scalable Reconfigurable Architectures for High-Performance Energy-Efficient Multimedia Processing. Int. J. Comput. Their Appl. 14(2): 68-78 (2007) - [j6]Rama Sangireddy:
Register port complexity reduction in wide-issue processors with selective instruction execution. Microprocess. Microsystems 31(1): 51-62 (2007) - [c12]Jatan P. Shah, Rama Sangireddy:
Higher Clock Rate at Comparable IPC Through Reduced Circuit Complexity in Instruction Format Based Pipeline Clustering. ISCAS 2007: 4012-4015 - 2006
- [j5]Rama Sangireddy:
Reducing Rename Logic Complexity for High-Speed and Low-Power Front-End Architectures. IEEE Trans. Computers 55(6): 672-685 (2006) - [j4]Rama Sangireddy, Arun K. Somani:
On-Chip Adaptive Circuits for Fast Media Processing. IEEE Trans. Circuits Syst. II Express Briefs 53-II(9): 946-950 (2006) - [c11]Prabhu Rajamani, Jatan P. Shah, Vadhiraj Sankaranarayanan, Rama Sangireddy:
High performance and alleviated hot-spot problem in processor frontend with enhanced instruction fetch bandwidth utilization. IPCCC 2006 - [c10]Rama Sangireddy:
Fast and low-power processor front-end with reduced rename logic circuit complexity. ISCAS 2006 - [c9]Rama Sangireddy:
Instruction Format Based Selective Execution for Register Port Complexity Reduction in High-Performance Processors. ITNG 2006: 227-232 - [c8]Rama Sangireddy, Prabhu Rajamani, Shwetha Gaddam:
Performance Optimization with Scalable Reconfigurable Computing Systems. VLSI Design 2006: 381-386 - 2005
- [j3]Rama Sangireddy, Natsuhiko Futamura, Srinivas Aluru, Arun K. Somani:
Scalable, memory efficient, high-speed IP lookup algorithms. IEEE/ACM Trans. Netw. 13(4): 802-812 (2005) - 2004
- [j2]Rama Sangireddy, Huesung Kim, Arun K. Somani:
Low-Power High-Performance Reconfigurable Computing Cache Architectures. IEEE Trans. Computers 53(10): 1274-1290 (2004) - [c7]Rama Sangireddy:
Register Organization for Enhanced On-Chip Parallelism. ASAP 2004: 180-190 - [c6]Rama Sangireddy, Arun K. Somani:
Exploiting Quiescent States in Register Lifetime. ICCD 2004: 368-374 - 2003
- [j1]Rama Sangireddy, Arun K. Somani:
High-speed IP routing with binary decision diagrams based hardware address lookup engine. IEEE J. Sel. Areas Commun. 21(4): 513-521 (2003) - [c5]Rama Sangireddy, Arun K. Somani:
Application-Specific Computing with Adaptive Register File Architectures. ASAP 2003: 183- - [c4]Rama Sangireddy, Huesung Kim, Arun K. Somani:
Timing Issues of Operating Mode Switch in High Performance Reconfigurable Architectures. HiPC 2003: 23-33 - [c3]Natsuhiko Futamura, Rama Sangireddy, Srinivas Aluru, Arun K. Somani:
Scalable, memory efficient, high-speed lookup and update algorithms for IP routing. ICCCN 2003: 257-263 - 2002
- [c2]Rama Sangireddy, Huesung Kim, Arun K. Somani:
Low-Power High-Performance Adaptive Computing Architectures for Multimedia Processing. HiPC 2002: 124-136 - 2001
- [c1]Rama Sangireddy, Arun K. Somani:
Binary decision diagrams for efficient hardware implementation of fast IP routing lookups. ICCCN 2001: 12-17
Coauthor Index
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.
Unpaywalled article links
Add open access links from to the list of external document links (if available).
Privacy notice: By enabling the option above, your browser will contact the API of unpaywall.org to load hyperlinks to open access articles. Although we do not have any reason to believe that your call will be tracked, we do not have any control over how the remote server uses your data. So please proceed with care and consider checking the Unpaywall privacy policy.
Archived links via Wayback Machine
For web page which are no longer available, try to retrieve content from the of the Internet Archive (if available).
Privacy notice: By enabling the option above, your browser will contact the API of archive.org to check for archived content of web pages that are no longer available. Although we do not have any reason to believe that your call will be tracked, we do not have any control over how the remote server uses your data. So please proceed with care and consider checking the Internet Archive privacy policy.
Reference lists
Add a list of references from , , and to record detail pages.
load references from crossref.org and opencitations.net
Privacy notice: By enabling the option above, your browser will contact the APIs of crossref.org, opencitations.net, and semanticscholar.org to load article reference information. Although we do not have any reason to believe that your call will be tracked, we do not have any control over how the remote server uses your data. So please proceed with care and consider checking the Crossref privacy policy and the OpenCitations privacy policy, as well as the AI2 Privacy Policy covering Semantic Scholar.
Citation data
Add a list of citing articles from and to record detail pages.
load citations from opencitations.net
Privacy notice: By enabling the option above, your browser will contact the API of opencitations.net and semanticscholar.org to load citation information. Although we do not have any reason to believe that your call will be tracked, we do not have any control over how the remote server uses your data. So please proceed with care and consider checking the OpenCitations privacy policy as well as the AI2 Privacy Policy covering Semantic Scholar.
OpenAlex data
Load additional information about publications from .
Privacy notice: By enabling the option above, your browser will contact the API of openalex.org to load additional information. Although we do not have any reason to believe that your call will be tracked, we do not have any control over how the remote server uses your data. So please proceed with care and consider checking the information given by OpenAlex.
last updated on 2024-04-24 23:04 CEST by the dblp team
all metadata released as open data under CC0 1.0 license
see also: Terms of Use | Privacy Policy | Imprint