


default search action
"A 230-MHz half-bit level pipelined multiplier using true single-phase ..."
Dinesh Somasekhar, V. Visvanathan (1993)
- Dinesh Somasekhar, V. Visvanathan:
A 230-MHz half-bit level pipelined multiplier using true single-phase clocking. IEEE Trans. Very Large Scale Integr. Syst. 1(4): 415-422 (1993)

manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.