


default search action
"A Low-Cost 0.00063-mm2, 0.44-pJ/b, 2-Gb/s All-Digital Fully ..."
Ankur Bal et al. (2022)
- Ankur Bal
, Rupesh Singh
, Aradhana Kumari
, Vikas Dhanda
:
A Low-Cost 0.00063-mm2, 0.44-pJ/b, 2-Gb/s All-Digital Fully Synthesizable CDR for Serial Links Using Single-Phase Input Clock. IEEE Trans. Circuits Syst. II Express Briefs 69(10): 4073-4077 (2022)

manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.