default search action
"A 400-MHz random-cycle dual-port interleaved DRAM (D2RAM) with ..."
Masanori Shirahama et al. (2005)
- Masanori Shirahama, Yasuhiro Agata, Toshiaki Kawasaki, Ryuji Nishihara, Wataru Abe, Naoki Kuroda, Hiroyuki Sadakata, Toshitaka Uchikoba, Kazunari Takahashi, Kyoko Egashira, Shinji Honda, Miho Miura, Shin Hashimoto, Hirohito Kikukawa, Hiroyuki Yamauchi:
A 400-MHz random-cycle dual-port interleaved DRAM (D2RAM) with standard CMOS Process. IEEE J. Solid State Circuits 40(5): 1200-1207 (2005)
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.