"A 400-MHz random-cycle dual-port interleaved DRAM (D2RAM) with ..."

Masanori Shirahama et al. (2005)

Details and statistics

DOI: 10.1109/JSSC.2005.845995

access: closed

type: Journal Article

metadata version: 2024-02-05