![](https://dblp.uni-trier.de./img/logo.320x120.png)
![search dblp search dblp](https://dblp.uni-trier.de./img/search.dark.16x16.png)
![search dblp](https://dblp.uni-trier.de./img/search.dark.16x16.png)
default search action
"A 265- $\mu$ W Fractional- ${N}$ Digital PLL With Seamless Automatic ..."
Hanli Liu et al. (2019)
- Hanli Liu
, Atsushi Shirane
, Kenichi Okada
, Zheng Sun, Hongye Huang
, Wei Deng
, Teerachot Siriburanon
, Jian Pang
, Yun Wang
, Rui Wu
, Teruki Someya
:
A 265- $\mu$ W Fractional- ${N}$ Digital PLL With Seamless Automatic Switching Sub-Sampling/Sampling Feedback Path and Duty-Cycled Frequency-Locked Loop in 65-nm CMOS. IEEE J. Solid State Circuits 54(12): 3478-3492 (2019)
![](https://dblp.uni-trier.de./img/cog.dark.24x24.png)
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.