![](https://dblp.uni-trier.de./img/logo.320x120.png)
![search dblp search dblp](https://dblp.uni-trier.de./img/search.dark.16x16.png)
![search dblp](https://dblp.uni-trier.de./img/search.dark.16x16.png)
default search action
"Design of high throughput asynchronous FIR filter using gate level ..."
K. Sravani, Rathnamala Rao (2020)
- K. Sravani
, Rathnamala Rao:
Design of high throughput asynchronous FIR filter using gate level pipelined multipliers and adders. Int. J. Circuit Theory Appl. 48(8): 1363-1370 (2020)
![](https://dblp.uni-trier.de./img/cog.dark.24x24.png)
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.