default search action
"Development of low-complexity all-digital frequency locked loop as 500 MHz ..."
Sigit Yuwono et al. (2014)
- Sigit Yuwono, Seok-Kyun Han, Giwan Yoon, Han-Jin Cho, Sang-Gug Lee:
Development of low-complexity all-digital frequency locked loop as 500 MHz reference clock generator for field-programmable gate array. IET Circuits Devices Syst. 8(2): 73-81 (2014)
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.