![](https://dblp.uni-trier.de./img/logo.320x120.png)
![search dblp search dblp](https://dblp.uni-trier.de./img/search.dark.16x16.png)
![search dblp](https://dblp.uni-trier.de./img/search.dark.16x16.png)
default search action
"Process variations aware area efficient negative bit-line voltage scheme ..."
Ankur Goel, Rohit K. Sharma, A. K. Gupta (2012)
- Ankur Goel, Rohit K. Sharma
, A. K. Gupta:
Process variations aware area efficient negative bit-line voltage scheme for improving write ability of SRAM in nanometer technologies. IET Circuits Devices Syst. 6(1): 45-51 (2012)
![](https://dblp.uni-trier.de./img/cog.dark.24x24.png)
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.