default search action
"A Design of 44.1 fJ/Conv-Step 12-Bit 80 ms/s Time Interleaved Hybrid Type ..."
Deeksha Verma et al. (2021)
- Deeksha Verma, Behnam Samadpoor Rikan, Khuram Shehzad, Sung Jin Kim, Danial Khan, Venkatesh Kommangunta, Syed Adil Ali Shah, YoungGun Pu, Sang-Sun Yoo, Keum-Cheol Hwang, Youngoo Yang, Kang-Yoon Lee:
A Design of 44.1 fJ/Conv-Step 12-Bit 80 ms/s Time Interleaved Hybrid Type SAR ADC With Redundancy Capacitor and On-Chip Time-Skew Calibration. IEEE Access 9: 133143-133155 (2021)
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.