"A 160-GHz receiver-based phase-locked loop in 65 nm CMOS technology."

Wei-Zen Chen et al. (2012)

Details and statistics

DOI: 10.1109/VLSIC.2012.6243765

access: closed

type: Conference or Workshop Paper

metadata version: 2017-05-21