default search action
"A 15-bit 20 MS/s SHA-Less Pipelined ADC Achieving 73.7 dB SNDR with ..."
Jia-Ching Wang, Tsung-Chih Hung, Tai-Haur Kuo (2019)
- Jia-Ching Wang, Tsung-Chih Hung, Tai-Haur Kuo:
A 15-bit 20 MS/s SHA-Less Pipelined ADC Achieving 73.7 dB SNDR with Averaging Correlated Level Shifting Technique. VLSI-DAT 2019: 1-3
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.