default search action
"A highly reconfigurable computing array: DSP plane of a 3D heterogeneous SoC."
Vijay K. Jain et al. (2005)
- Vijay K. Jain, Sanjukta Bhanja, Glenn H. Chapman, Lavanya Doddannagari:
A highly reconfigurable computing array: DSP plane of a 3D heterogeneous SoC. SoCC 2005: 243-246
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.