"FPGA implementation of layered low density parity check error correction ..."

Abdulsamet Caglan et al. (2017)

Details and statistics

DOI: 10.1109/SIU.2017.7960719

access: closed

type: Conference or Workshop Paper

metadata version: 2021-10-14