![](https://dblp.uni-trier.de./img/logo.320x120.png)
![search dblp search dblp](https://dblp.uni-trier.de./img/search.dark.16x16.png)
![search dblp](https://dblp.uni-trier.de./img/search.dark.16x16.png)
default search action
"An efficient hardware design of SIFT algorithm using fault tolerant ..."
Chandrajit Pal et al. (2015)
- Chandrajit Pal
, Pabitra Das
, Sudhindu Bikash Mandal
, Amlan Chakrabarti
, Samik Basu, Ranjan Ghosh:
An efficient hardware design of SIFT algorithm using fault tolerant reversible logic. ReTIS 2015: 514-519
![](https://dblp.uni-trier.de./img/cog.dark.24x24.png)
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.