"500 MHz Delay Locked Loop Based 128-bin, 256 ns Deep Analog Memory ASIC ..."

Menka Sukhwani et al. (2011)

Details and statistics

DOI: 10.1109/ISVLSI.2011.56

access: closed

type: Conference or Workshop Paper

metadata version: 2024-10-06