default search action
"An on-chip integrated III-V / CMOS 125MSps 6-bit SAR ADC."
Sunny Sharma et al. (2016)
- Sunny Sharma, Siau Ben Chiah, Xing Zhou, Chirn Chye Boon:
An on-chip integrated III-V / CMOS 125MSps 6-bit SAR ADC. ISIC 2016: 1-4
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.