default search action
"A 28μm2, 0.11Hz, 4.5pW gate leakage timer using ..."
Yuya Nishio, Atsuki Kobayashi, Kiichi Niitsu (2017)
- Yuya Nishio, Atsuki Kobayashi, Kiichi Niitsu:
A 28μm2, 0.11Hz, 4.5pW gate leakage timer using differential leakage technique in 55nm DDC CMOS for small-footprint, low-frequency and low-power timing generation. ICECS 2017: 368-371
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.