"A 400 MHz 0.934ps rms jitter multiplying delay lock loop in 90-nm CMOS ..."

Chiou-Bang Chen, Horng-Yuan Shih (2010)

Details and statistics

DOI: 10.1109/ICECS.2010.5724452

access: closed

type: Conference or Workshop Paper

metadata version: 2017-05-23