"A 512 kb SRAM in 65nm CMOS with divided bitline and novel two-stage ..."

Xiang Zheng et al. (2012)

Details and statistics

DOI: 10.1109/DDECS.2012.6219052

access: closed

type: Conference or Workshop Paper

metadata version: 2023-03-24