default search action
"A 512-KB level-2 cache design in 45-nm for low power IA processor ..."
Mohammed H. Taufique et al. (2008)
- Mohammed H. Taufique, Alex Okpisz, Haseeb N. Ahmed, John R. Riley, Mohammad M. Hasan, Gianfranco Gerosa:
A 512-KB level-2 cache design in 45-nm for low power IA processor silverthorne. CICC 2008: 403-406
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.