"Via-Aware Global Routing for Good VLSI Manufacturability and High Yield."

Yang Yang et al. (2005)

Details and statistics

DOI: 10.1109/ASAP.2005.67

access: closed

type: Conference or Workshop Paper

metadata version: 2023-03-24

a service of  Schloss Dagstuhl - Leibniz Center for Informatics